ChipFind - документация

Электронный компонент: MBM29DL161BE70PFTN

Скачать:  PDF   ZIP

Document Outline

DS05-20874-4E
FUJITSU SEMICONDUCTOR
DATA SHEET
FLASH MEMORY
CMOS
16M (2M
8/1M
16) BIT
Dual Operation
MBM29DL16XTD/BD
-70/90/12
s
FEATURES
0.33
m Process Technology
Simultaneous Read/Write operations (dual bank)
Multiple devices available with different bank sizes (Refer to Table 1)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
Single 3.0 V read, program, and erase
Minimizes system level power requirements
(Continued)
s
PRODUCT LINE UP
s
PACKAGES
Part No.
MBM29DL16XTD/MBM29DL16XBD
Ordering Part No.
V
CC
= 3.3 V
+0.3 V
0.3 V
70
--
--
V
CC
= 3.0 V
+0.6 V
0.3 V
--
90
12
Max. Address Access Time (ns)
70
90
120
Max. CE Access Time (ns)
70
90
120
Max. OE Access Time (ns)
30
35
50
48-pin plastic TSOP (I)
(FPT-48P-M19)
48-pin plastic TSOP (I)
(FPT-48P-M20)
48-pin plastic FBGA
(BGA-48P-M13)
Marking Side
Marking Side
Embedded Erase
TM
and Embedded Program
TM
are trademarks of Advanced Micro Devices, Inc.
MBM29DL16XTD/BD
-70/90/12
2
(Continued)
Compatible with JEDEC-standard commands
Uses same software commands as E
2
PROMs
Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP(I) (Package suffix: PFTN Normal Bend Type, PFTR Reversed Bend Type)
48-ball FBGA (Package suffix: PBT)
Minimum 100,000 program/erase cycles
High performance
70 ns maximum access time
Sector erase architecture
Eight 4K word and thirty one 32K word sectors in word mode
Eight 8K byte and thirty one 64K byte sectors in byte mode
Any combination of sectors can be concurrently erased. Also supports full chip erase.
Boot Code Sector Architecture
T = Top sector
B = Bottom sector
Hidden ROM (Hi-ROM) region
64K byte of Hi-ROM, accessible through a new "Hi-ROM Enable" command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
WP/ACC input pin
At V
IL
, allows protection of boot sectors, regardless of sector protection/unprotection status
At V
IH
, allows removal of boot sector protection
At V
ACC
, increases program performance
Embedded Erase
TM
Algorithms
Automatically pre-programs and erases the chip or any sector
Embedded Program
TM
Algorithms
Automatically writes and verifies data at specified address
Data Polling and Toggle Bit feature for detection of program or erase cycle completion
Ready/Busy output (RY/BY)
Hardware method for detection of program or erase cycle completion
Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
Low V
CC
write inhibit
2.5 V
Erase Suspend/Resume
Suspends the erase operation to allow a read data and/or program in another sector within the same device
Sector group protection
Hardware method disables any combination of sector groups from program or erase operations
Sector Group Protection Set function by Extended sector group protection command
Fast Programming Function by Extended Command
Temporary sector group unprotection
Temporary sector group unprotection via the RESET pin.
In accordance with CFI (Common Flash Memory Interface)
MBM29DL16XTD/BD
-70/90/12
3
s
GENERAL DESCRIPTION
The MBM29DL16XTD/BD are a 16M-bit, 3.0 V-only Flash memory organized as 2M bytes of 8 bits each or 1M
words of 16 bits each. The MBM29DL16XTD/BD are offered in a 48-pin TSOP(I) and 48-ball FBGA Package.
These devices are designed to be programmed in-system with the standard system 3.0 V V
CC
supply. 12.0 V
V
PP
and 5.0 V V
CC
are not required for write or erase operations. The devices can also be reprogrammed in
standard EPROM programmers.
MBM29DL16XTD/BD are organized into two banks, Bank 1 and Bank 2, which can be considered to be two
separate memory arrays as far as certain operations are concerned. These devices are the same as Fujitsu's
standard 3 V only Flash memories with the additional capability of allowing a normal non-delayed read access
from a non-busy bank of the array while an embedded write (either a program or an erase) operation is
simultaneously taking place on the other bank.
In the MBM29DL16XTD/BD, a new design concept is implemented, so called "Sliding Bank Architecture". Under
this concept, the MBM29DL16XTD/BD can be produced a series of devices with different Bank 1/Bank 2 size
combinations; 0.5 Mb/15.5 Mb, 2 Mb/14 Mb, 4 Mb/12 Mb, 8 Mb/8 Mb.
The standard MBM29DL16XTD/BD offer access times 70 ns, 90 ns and 120 ns, allowing operation of high-speed
microprocessors without wait states. To eliminate bus contention the devices have separate chip enable (CE),
write enable (WE), and output enable (OE) controls.
The MBM29DL16XTD/BD are pin and command set compatible with JEDEC standard E
2
PROMs. Commands
are written to the command register using standard microprocessor write timings. Register contents serve as
input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally
latch addresses and data needed for the programming and erase operations. Reading data out of the devices
is similar to reading from 5.0 V and 12.0 V Flash or EPROM devices.
The MBM29DL16XTD/BD are programmed by executing the program command sequence. This will invoke the
Embedded Program Algorithm which is an internal algorithm that automatically times the program pulse widths
and verifies proper cell margin. Typically, each sector can be programmed and verified in about 0.5 seconds.
Erase is accomplished by executing the erase command sequence. This will invoke the Embedded Erase
Algorithm which is an internal algorithm that automatically preprograms the array if it is not already programmed
before executing the erase operation. During erase, the devices automatically time the erase pulse widths and
verify proper cell margin.
A sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.)
The devices also feature a sector erase architecture. The sector mode allows each sector to be erased and
reprogrammed without affecting other sectors. The MBM29DL16XTD/BD are erased when shipped from the
factory.
The devices feature single 3.0 V power supply operation for both read and write functions. Internally generated
and regulated voltages are provided for the program and erase operations. A low V
CC
detector automatically
inhibits write operations on the loss of power. The end of program or erase is detected by Data Polling of DQ
7
,
by the Toggle Bit feature on DQ
6
, or the RY/BY output pin. Once the end of a program or erase cycle has been
completed, the devices internally reset to the read mode.
Fujitsu's Flash technology combines years of EPROM and E
2
PROM experience to produce the highest levels
of quality, reliability, and cost effectiveness. The MBM29DL16XTD/BD memories electrically erase the entire
chip or all bits within a sector simultaneously via Fowler-Nordhiem tunneling. The bytes/words are programmed
one byte/word at a time using the EPROM programming mechanism of hot electron injection.
MBM29DL16XTD/BD
-70/90/12
4
Table 1 MBM29DL16XTD/BD Device Bank Divisions
Device
Part Number
Organization
Bank 1
Bank 2
Megabits
Sector Sizes
Megabits
Sector Sizes
MBM29DL161TD/BD
8/
16
0.5 Mbit
Eight 8K byte/4K word
15.5 Mbit
Thirty-one
64K byte/32K word
MBM29DL162TD/BD
2 Mbit
Eight 8K byte/4K word,
three 64K byte/32K word
14 Mbit
Twenty-eight
64K byte/32K word
MBM29DL163TD/BD
4 Mbit
Eight 8K byte/4K word,
seven 64K byte/32K word
12 Mbit
Twenty-four
64K byte/32K word
MBM29DL164TD/BD
8 Mbit
Eight 8K byte/4K word,
fifteen 64K byte/32K word
8 Mbit
Sixteen
64K byte/32K word
MBM29DL16XTD/BD
-70/90/12
5
s
PIN ASSIGNMENTS
(Continued)
A
15
A
14
A
13
A
12
A
11
A
10
A
9
A
8
A
19
N.C.
WE
RESET
N.C.
WP/ACC
RY/BY
A
18
A
17
A
7
A
6
A
5
A
4
A
3
A
2
A
1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
Standard Pinout
Reverse Pinout
TSOP(I)
A
16
BYTE
V
SS
DQ
15
/A
-1
DQ
7
DQ
14
DQ
6
DQ
13
DQ
5
DQ
12
DQ
4
V
CC
DQ
11
DQ
3
DQ
10
DQ
2
DQ
9
DQ
1
DQ
8
DQ
0
OE
V
SS
CE
A
0
A
0
CE
V
SS
OE
DQ
0
DQ
8
DQ
1
DQ
9
DQ
2
DQ
10
DQ
3
DQ
11
V
CC
DQ
4
DQ
12
DQ
5
DQ
13
DQ
6
DQ
14
DQ
7
DQ
15
/A
-1
V
SS
BYTE
A
16
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
17
A
18
RY/BY
WP/ACC
N.C.
RESET
WE
N.C.
A
19
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
(Marking Side)
(Marking Side)
FPT-48P-M19
FPT-48P-M20