ChipFind - документация

Электронный компонент: HMD2M32M4EAG

Скачать:  PDF   ZIP
www.docs.chipfind.ru
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
6

GENERAL DESCRIPTION
The HMD2M32M4EAG is a 2M x 32bit dynamic RAM high-density memory module. The module consists of four CMOS
1M x 16bit DRAMs in 42-pin SOJ packages mounted on a 72-pin, double-sided, FR-4-printed circuit board. A 0.1 or
0.22uF decoupling capacitor is mounted on the printed circuit board for each DRAM components. The module is a single
In-line Memory Module with edge connections and is intended for mounting in to 72-pin edge connector sockets. All
module components may be powered from a single 5V DC power supply and all inputs and outputs are TTL-compatible.
FEATURES
w
Part Identification
HMD2M32M4EAG : 1024 Cycles/32ms Ref . Gold
w
Access times : 50, 60ns
w
High-density 8MByte design
w
Single + 5V
0.5V power supply
w
JEDEC standard pinout
w
EDO mode operation
w
TTL compatible inputs and outputs
w
FR4-PCB design
OPTIONS MARKING
w
Timing
50ns access -50
60ns access -60
70ns access -70
w
Packages
72-pin SIMM M

PERFORMANCE RANGE
Speed
tRAC
tCAC
tRC
5
50ns
15ns
90ns
6
60ns
15ns
110ns
7
70ns
15ns
130ns
PRESENCE DETECT PINS
Pin
50ns
60ns
70ns
PD1
NC
NC
NC
PD2
NC
NC
NC
PD3
Vss
NC
Vss
PD4
Vss
NC
NC
PIN SYMBOL PIN
SYMBOL
PIN
SYMBOL
1
Vss
25
DQ22
49
DQ8
2
DQ0
26
DQ7
50
DQ24
3
DQ16
27
DQ23
51
DQ9
4
DQ1
28
A7
52
DQ25
5
DQ17
29
A11
53
DQ10
6
DQ2
30
Vcc
54
DQ26
7
DQ18
31
A8
55
DQ11
8
DQ3
32
A9
56
DQ27
9
DQ19
33
/RAS3
57
DQ12
10
Vcc
34
/RAS2
58
DQ28
11
NC
35
NC
59
Vcc
12
A0
36
NC
60
DQ29
13
A1
37
NC
61
DQ13
14
A2
38
NC
62
DQ30
15
A3
39
Vss
63
DQ14
16
A4
40
/CAS0
64
DQ31
17
A5
41
/CAS2
65
DQ15
18
A6
42
/CAS3
66
NC
19
A10
43
/CAS1
67
PD1
20
DQ4
44
/RAS0
68
PD2
21
DQ20
45
/RAS1
69
PD3
22
DQ5
46
NC
70
PD4
23
DQ21
47
/WE
71
NC
24
DQ6
48
NC
72
Vss
8Mbyte(2Mx32) EDO Mode, 1K Refresh 72Pin SIMM, 5V Design
Part No. HMD2M32M4EAG
PIN ASSIGNMENT
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
7
`FUNCTIONAL BLOCK DIAGRAM
Vc
c
Vss
0.1
or 0.22
Capacitor
for each DRAM
To all DRAMs
/RAS0
/CAS0
/CAS1






/RAS2

/CAS2


/CAS3











/WE
A0-A11
/RAS1
/CAS0
/CAS1
/RAS3
/CAS2
/CAS3








/RAS


/LCAS


/UCAS



/OE



/W A0-A11
U2

/RAS


/LCAS


/UCAS





/OE


/W A0-A11
U1
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15

DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
/RAS
LCAS
/UCAS
/OE
/W A0-A11
U4
/RAS
/LCAS
/UCAS
/OE
/W A0-A11
U3
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ0
DQ1
DQ2
DQ3
DQ4
DQ5
DQ6
DQ7
DQ8
DQ9
DQ10
DQ11
DQ12
DQ13
DQ14
DQ15
DQ0-15
DQ16-31
47
47
47
47
47
47
47
47
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
8
ABSOLUTE MAXIMUM RATINGS
PARAMETER
SYMBOL
RATING
Voltage on Any Pin Relative to Vss
V
IN ,OUT
-1V to 7.0V
Voltage on Vcc Supply Relative to Vss
Vcc
-1V to 7.0V
Power Dissipation
P
D
4W
Storage Temperature
T
STG
-55oC to 150oC
Short Circuit Output Current
I
OS
50mA
w
Permanent device damage may occur if " Absolute Maximum Ratings" are exceeded. Functional operation should be
restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum
rating conditions for extended periods may affect device reliability.
RECOMMENDED DC OPERATING CONDITIONS
(Voltage reference to V
SS
, TA=0 to 70 o C )
PARAMETER
SYMBOL
MIN
TYP
MAX
UNIT
Supply Voltage
Vcc
4.5
5.0
5.5
V
Ground
Vss
0
0
0
V
Input High Voltage
V
IH
2.4
-
Vcc+1
V
Input Low Voltage
V
IL
-1.0
-
0.8
V
DC AND OPERATING CHARACTERISTICS
SYMBOL
SPEED
MIN
MAX
UNITS
I
CC1
-5
-6
-
-
305
284
mA
mA
I
CC2
-
8
mA
I
CC3
-5
-6
-
-
304
284
mA
mA
I
CC4
-5
-6
-
-
244
224
mA
mA
I
CC5
-
4
mA
I
CC6
-5
-6
-
-
304
284
mA
mA
I
l(L)
I
O(L)
-20
-10
20
10
A
A
V
OH
V
OL
2.4
-
-
0.4
V
V
I
CC1
: Operating Current * (/RAS , /CAS , Address cycling @t
RC
=min.)
I
CC2
: Standby Current ( /RAS=/CAS=V
IH
)
I
CC3
: /RAS Only Refresh Current * ( /CAS=V
IH
, /RAS, Address cycling @t
RC
=min )
I
CC4
: Fast Page Mode Current * (/RAS=V
IL
, /CAS, Address cycling @t
PC
=min )
I
CC5
: Standby Current (/RAS=/CAS=Vcc-0.2V )
I
CC6
: /CAS-Before-/RAS Refresh Current * (/RAS and /CAS cycling @t
RC
=min )
I
IL
: Input Leakage Current (Any input 0V
V
IN
6.5V, all other pins not under test = 0V)
I
OL
: Output Leakage Current (Data out is disabled, 0V
V
OUT
5.5V
V
OH
: Output High Voltage Level (I
OH
= -5mA )
V
OL
: Output Low Voltage Level (I
OL
= 4.2mA )
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
9
* NOTE: I
CC1
, I
CC3
, I
CC4
and I
CC6
are dependent on output loading and cycle rates. Specified values are obtained with the
output open. I
CC
is specified as an average current. In I
CC1
and I
CC3
, address cad be changed maximum once
while /RAS=V
IL
. In I
CC4
, address can be changed maximum once within one page mode cycle.
CAPACITANCE ( T
A
=25
o
C, Vcc = 5V, f = 1Mz )
DESCRIPTION
SYMBOL
MIN
MAX
UNITS
Input Capacitance (A0-A10)
C
IN1
-
44
pF
Input Capacitance (/W)
C
IN2
-
48
pF
Input Capacitance (/RAS0)
C
IN3
-
40
pF
Input Capacitance (/CAS0-/CAS3)
C
IN4
-
29
pF
Input/Output Capacitance (DQ0-31)
C
DQ1
-
29
pF
AC CHARACTERISTICS ( 0
o
C
T
A
70oC , Vcc = 5V
10%, See notes 1,2.)
-5
-6
STANDARD OPERATION
SYMBOL
MIN MAX
MIN MAX
UNIT
Random read or write cycle time
t
RC
90
110
ns
Access time from /RAS
t
RAC
50
60
ns
Access time from /CAS
t
CAC
15
17
ns
Access time from column address
t
AA
25
30
ns
/CAS to output in Low-Z
t
CLZ
3
3
ns
Output buffer turn-off delay
t
OFF
3 13
3 15
ns
Transition time (rise and fall)
t
T
2 50
2 50
ns
/RAS precharge time
t
RP
30
40
ns
/RAS pulse width
t
RAS
50 10K
60 10K
ns
/RAS hold time
t
RSH
13
17
ns
/CAS hold time
t
CSH
40
50
ns
/CAS pulse width
t
CAS
8 10K
10 10K
ns
/RAS to /CAS delay time
t
RCD
20 37
20 45
ns
/RAS to column address delay time
t
RAD
15 25
15 30
ns
/CAS to /RAS precharge time
t
CRP
5
5
ns
Row address set-up time
t
ASR
0
0
ns
Row address hold time
t
RAH
10
10
ns
Column address set-up time
t
ASC
0
0
ns
Column address hold time
t
CAH
8
10
ns
Column Address to /RAS lead time
t
RAL
25
30
ns
Read command set-up time
t
RCS
0
0
ns
Read command hold referenced to /CAS
t
RCH
0
0
ns
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
10
Read command hold referenced to /RAS
t
RRH
0
0
ns
Write command hold time
t
WCH
10
10
ns
Write command pulse width
t
WP
10
10
ns
Write command to /RAS lead time
t
RWL
13
15
ns
Write command to /CAS lead time
t
CWL
13
15
ns
Data-in set-up time
t
DS
0
0
ns
Data-in hold time
t
DH
8
10
ns
Refresh period 2K Ref.
t
REF
16
16
ns
Write command set-up time
t
WCS
0
0
ns
/CAS setup time (C-B-R refresh)
t
CSR
5
5
ns
/CAS hold time (C-B-R refresh)
t
CHR
10
10
ns
/RAS precharge to /CAS hold time
t
RPC
5
5
ns
Access time from /CAS precharge
t
CPA
30
35
ns
/CAS precharge time (Fast page)
t
CP
8
10
ns
/RAS pulse width (Fast page )
t
RASP
50 200K
60 200K
ns
/W to /RAS precharge time (C-B-R refresh)
t
WRP
10
10
ns
/W to /RAS hold time (C-B-R refresh)
t
WRH
10
10
ns
NOTES
1.
An initial pause of 200
s is required after power-up followed by any 8 /RAS-only or /CAS-before-/RAS refresh cycles
before proper device operation is achieved.
2.
V
IH (min)
and V
IL (max)
are reference levels for measuring timing of input signals. Transition times are measured between
V
IH(min)
and V
IL(max)
and are assumed to be 5ns for all inputs.
3.
Measured with a load equivalent to 2TTL loads and 100pF
4.
Operation within the t
RCD(max)
limit insures that t
RAC(max)
can be met. t
RCD(max)
is specified as a reference point only. If t
RCD
is greater than the specified t
RCD(max)
limit, then access time is controlled exclusively by t
CAC
.
5.
Assumes that t
RCD
t
RCD(max)
6. t
AR
, t
WCR
, t
DHR
are referenced to t
RAD(max)
7.This parameter defines the time at which the output achieves the open circuit condition and is not referenced to V
OH
or V
OL
.
8. t
WCS
, t
RWD
, t
CWD
and t
AWD
are non restrictive operating parameter.
They are included in the data sheet as electrical characteristic only. If t
WCS
tWCS(min)
the cycle is an early write
cycle and the data out pin will remain high impedance for the duration of the cycle.
9. Either t
RCH
or t
RRH
must be satisfied for a read cycle.
10. These parameters are referenced to the /CAS leading edge in early write cycles and to the /W leading edge in read-
write cycles.
11. Operation within the t
RAD(max)
limit insures that t
RAC(max)
can be met. t
RAD(max)
is specified as a reference
point only. If t
RAD
is greater than the specified t
RAD(max)
limit. then access time is controlled by t
AA
.




background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
11
TIMING DIAGRAMS TIMING
WAVEFORM OF READ CYCLE
TIMING WAVEFORM OF WRITE CYCLE (EARLY WRITE)
NOTE : Dout = Open
t
RC
V
IH-
V
IL-
V
IH-
V
IL-
V
IH-
V
IL
-
V
IH-
V
IL-
V
IH-
V
IL-
V
OH-
V
OL
-
/RAS
/CAS
A
/W
/OE
DQ
t
RAS
t
CRP
t
RCD
t
CSH
t
RSH
t
CAS
t
RP
t
CRP
ROW ADDRESS
COLUMN ADDRESS
t
ASR
t
RAH
t
RAD
t
ASC
t
CAH
t
RAL
t
RCS
t
RRH
t
RCH
t
OFF
t
OEZ
t
AA
t
OEA
t
CLZ
t
RAC
DATA-OUT
OPEN
t
CAC
t
RC
V
IH-
V
IL-
V
IH-
V
IL
-
V
IH-
V
IL
-
V
IH-
V
IL-
V
IH-
V
IL-
V
OH-
V
OL
-
/RAS
/CAS
A
/W
/OE
DQ0
t
RAS
t
CRP
t
RCD
t
CSH
t
RSH
t
CAS
t
RP
t
CRP
ROW ADDRESS
COLUMN ADDRESS
t
ASR
t
RAH
t
RAD
t
ASC
t
CAH
t
RAL
t
CWL
DATA-IN
t
RWL
t
WCS
t
WCH
t
WP
t
DS
t
DH
background image
HANBit HMD2M32M4EAG
URL:www.hbe.co.kr HANBit Electronics Co.,Ltd.
REV. 1.0 (August.2002)
12
1.29
0.08 mm
0.25 mm MAX
MIN
2.54 mm
1.27 mm
Gold : 1.04
0.10 mm
Solder:0.914
0.10mm
PACKAGING INFORMATION
72pin -SIMM Design
(Front view)
ORDERING INFORMATION
Part Number
Density
Org.
Package
Vcc
SPEED
HMD2M32M4EAG-5
8MByte
2MX 32bit
72 Pin-SIMM
5.0V
50ns
HMD2M32M4EAG-6
8MByte
2MX 32bit
72 Pin-SIMM
5.0V
60ns
HMD2M32M4EAG-7
8MByte
2MX 32bit
72 Pin-SIMM
5.0V
70ns
1.27 mm
3.17 mm
1
107.95 mm
2.03 mm
1.02 mm
6.35 mm
95.25 mm
6.35 mm
3.18 mm DIA
0.51 mm
101.19 mm
3.38 mm
R 1.57 mm
19.05 mm