ChipFind - документация

Электронный компонент: LT1027ECS8-5

Скачать:  PDF   ZIP
LT1027
1
Precision
5V Reference
ANALOG
INPUTS
V
IN
V
OUT
V
TRIM
GND
10k
22
F
8V TO 40V
LT1027
TO
C
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
V
CC
REF
+
REF
COM
AGND
V
DGND
LTC1290
1027 TA01
S
CLK
A
CLK
D
OUT
D
IN
CS
+
2.2
F
+
TEMPERATURE (
C)
50
OUTPUT VOLTAGE (V)
5.002
5.004
5.006
25
75
1027 TA02
5.000
4.998
25
0
50
100
4.996
4.994
Output Voltage
, LTC and LT are registered trademarks of Linear Technology Corporation.
Supplying V
REF
and V
CC
to the LTC
1290 12-bit ADC
s
Very Low Drift: 2ppm/
C Max TC
s
Pin Compatible with LT1021-5, REF-02,
(TO-5 and PDIP Packages Only)
s
Output Sources 15mA, Sinks 10mA
s
Excellent Transient Response Suitable for
A-to-D Reference Inputs
s
Noise Reduction Pin
s
Excellent Long Term Stability
s
Less Than 1ppm
P-P
Noise (0.1Hz to 10Hz)
The LT
1027 is a precision reference with extra-low drift,
superior accuracy, excellent line and load regulation and
low output impedance at high frequency. This device is
intended for use in 12- to 16-bit A-to-D and D-to-A
systems where demanding accuracy requirements must
be met without the use of power hungry, heated substrate
references. The fast settling output recovers quickly from
load transients such as those presented by A-to-D converter
reference inputs. The LT1027 brings together both
outstanding accuracy and temperature coefficient
specifications.
The LT1027 reference is based on LTC's proprietary
advanced subsurface Zener bipolar process which
eliminates noise and stability problems associated with
surface breakdown devices.
s
A-to-D and D-to-A Converters
s
Digital Voltmeters
s
Reference Standard
s
Precision Current Source
FEATURES
DESCRIPTIO
U
APPLICATIO S
U
TYPICAL APPLICATIO
U
LT1027
2
SYMBOL
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
V
OUT
Output Voltage (Note 2)
LT1027A
4.9990
5.000
5.0010
V
LT1027B, C, D
4.9975
5.000
5.0025
LT1027E
4.9950
5.000
5.0050
TCV
OUT
Output Voltage Temperature Coefficient
LT1027A, B
q
1
2
ppm/
C
(Note 3)
LT1027C
q
2
3
LT1027D
q
2
5
LT1027E
q
3
7.5
Supply Voltage (V
IN
) ............................................... 40V
Input-Output Voltage Differential ............................ 35V
Output to Ground Voltage ......................................... 7V
V
TRIM
to Ground Voltage
Positive ................................................................ 5V
Negative .......................................................... 0.3V
Output Short-Circuit Duration
V
IN
> 20V ........................................................ 10 sec
V
IN
20V ................................................... Indefinite
Operating Temperature Range
LT1027C ................................................ 0
C to 70
C
LT1027M ......................................... 55
C to 125
C
Storage Temperature Range
All Devices ....................................... 65
C to 150
C
Lead Temperature (Soldering, 10 sec)................. 300
C
A
U
G
W
A
W
U
W
A
R
BSOLUTE
XI
TI
S
W
U
U
PACKAGE/ORDER I FOR ATIO
TOP VIEW
NC*
NC*
NC*
V
IN
V
OUT
V
TRIM
NR
GND
8
7
6
5
3
2
1
4
H PACKAGE
8-LEAD TO-5 METAL CAN
T
JMAX
= 150
C,
JA
= 150
C/W,
JC
= 45
C/W
ORDER PART NUMBER
ORDER PART NUMBER
ORDER PART NUMBER
T
JMAX
= 100
C,
JA
= 130
C/W
T
JMAX
= 100
C,
JA
= 180
C/W
1
2
3
4
8
7
6
5
TOP VIEW
V
IN
NC*
NC*
NC*
NR
GND
V
TRIM
V
OUT
S8 PACKAGE
8-LEAD PLASTIC SO
1
2
3
4
5
6
7
8
TOP VIEW
NC*
NC*
NC*
V
IN
V
OUT
V
TRIM
NR
GND
N8 PACKAGE
8-LEAD PDIP
LT1027ACH-5
LT1027BCH-5
LT1027CCH-5
LT1027DCH-5
LT1027ECH-5
LT1027BCN8-5
LT1027CCN8-5
LT1027DCN8-5
LT1027ECN8-5
LT1027CCS8-5
LT1027DCS8-5
LT1027ECS8-5
1027C5
1027D5
1027E5
S8 PART MARKING
*Connected internally. Do not connect external circuitry to these pins. Consult factory for Industrial and Military grade parts.
ELECTRICAL C
C
HARA TERISTICS
The
q
denotes specifications which apply over the full operating
temperature range otherwise specifications are at T
A
= 25
C. V
IN
= 10V, I
LOAD
= 0, unless otherwise specified.
(Note 1)
LT1027
3
SYMBOL
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
Line Regulation (Note 4)
8V
V
IN
10V
6
12
ppm/V
q
25
ppm/V
10V
V
IN
40V
3
6
ppm/V
q
8
ppm/V
Load Regulation (Notes 4, 6)
Sourcing Current
8
3
6
ppm/mA
0
I
OUT
15mA
q
10
8
ppm/mA
Sinking Current
30
50
ppm/mA
0
I
OUT
10mA
q
100
ppm/mA
Supply Current
2.2
2.7
mA
q
3.1
mA
V
TRIM
Adjust Range
q
30
50
mV
e
n
Output Noise (Note 5)
0.1Hz
f
10Hz
3
V
P-P
10Hz
f
1kHz
2.0
6.0
V
RMS
Temperature Hysteresis
H package;
T = 25
C
10
ppm
Long Term Stability
H package
20
ppm/month
Note 5: RMS noise is measured with an 8-pole bandpass filter with a
center frequency of 30Hz and a Q of 1.5. The filter output is then rectified
and integrated for a fixed time period, resulting in an average, as opposed
to RMS voltage. A correction factor is used to convert average to RMS.
This value is then used to obtain RMS noise voltage in the 10Hz to 1000Hz
frequency band. This test also screens for low frequency "popcorn" noise
within the bandwidth of the filter. Consult factory for 100% 0.1Hz to 10Hz
noise testing.
Note 6: Devices typically exhibit a slight negative DC output impedance of
0.015
. This compensates for PC trace resistance, improving regulation
at the load.
Note 1: Absolute Maximum Ratings are those values beyond which the life
of the part may be impaired.
Note 2: Output voltage is measured immediately after turn-on. Changes
due to chip warm-up are typically less than 0.005%.
Note 3: Temperature coefficient is determined by the "box" method in
which the maximum
V
OUT
over the temperature range is divided by
T.
Note 4: Line and load regulation measurements are done on a pulse basis.
Output voltage changes due to die temperature change must be taken into
account separately. Package thermal resistance is 150
C/W for TO-5 (H),
130
C/W for PDIP (N8), and 180
C/W for plastic SO (SO-8).
Ripple Rejection
C
C
HARA TERISTICS
U
W
A
TYPICAL PERFOR
CE
FREQUENCY (Hz)
10
90
REJECTION (dB)
100
110
120
100
100
1k
10k
1027 G01
80
70
60
50
V
IN
= 10V
FREQUENCY (Hz)
0.01
OUTPUT IMPEDANCE (
)
0.1
1
10
100
10
10k
100k
1M
1027 G02
100
1k
I =
3mA AC
I
SOURCE
= 5mA
Output Impedance vs Frequency
Output Voltage
TEMPERATURE (
C)
50
OUTPUT VOLTAGE (V)
5.002
5.004
5.006
25
75
1027 G03
5.000
4.998
25
0
50
100
4.996
4.994
ELECTRICAL C
C
HARA TERISTICS
The
q
denotes specifications which apply over the full operating
temperature range otherwise specifications are at T
A
= 25
C. V
IN
= 10V, I
LOAD
= 0, unless otherwise specified.
LT1027
4
C
C
HARA TERISTICS
U
W
A
TYPICAL PERFOR
CE
V
OUT
1V/DIV
Start-Up and Turn-Off
10V
V
IN
R
L
= 1k, C
L
= 4.7
F
Quiescent Current
10V
V
IN
Start-Up and Turn-Off (No Load)
1
s/DIV
V
OUT
1V/DIV
1027 G04
500
s/DIV
1027 G05
INPUT VOLTAGE (V)
0
SUPPLY CURRENT (mA)
1.5
2.0
2.5
15
25
40
1027 G06
1.0
0.5
0
5
10
20
30
35
10
CHANGE IN OUTPUT VOLTAGE (
V)
0
400
800
8
1027 G07
400
800
1600
2
6
4
1200
8 6 4 2 0
10 12 14 16
I
OUT
(mA)
Sink Source
Load Regulation
Output Settling Time (Sourcing)
V
OUT
400
V/DIV
AC COUPLED
Line Regulation
FREQUENCY (Hz)
10
80
100
120
140
160
100
1k
10k
1027 G09
60
40
20
0
180
200
C
NR
= 1
F
C
NR
= 0
OUTPUT NOISE DENSITY (nV/
Hz)
Output Noise Voltage Density
INPUT VOLTAGE (V)
8
CHANGE IN OUTPUT VOLTAGE (
V)
300
400
500
20
28
40
1027 G08
200
0
100
12
16
24
32
36
100
200
300
400
500
1
0mA
LOAD STEP
2
s/DIV
1027 G10
0.1Hz to 10Hz Output Noise
Filtering = 1 zero at 0.1Hz
2 poles at 10Hz
1sec/DIV
5
V/DIV
1027 G12
Output Settling Time (Sinking)
10mA
LOAD STEP
2
s/DIV
V
OUT
400
V/DIV
AC COUPLED
1027 G11
LT1027
5
U
S
A
O
PPLICATI
W
U
U
I FOR ATIO
to approximately 1.2
V
RMS
in a 10Hz to 1kHz bandwidth.
Transient response is not affected by this capacitor. Start-
up settling time will increase to several milliseconds due
to the 7k
impedance looking into the NR pin. The
capacitor
must be a low leakage type. Electrolytics are not
suitable for this application. Just 100nA leakage current
will result in a 150ppm error in output voltage. This pin is
the most sensitive pin on the device. For maximum protec-
tion a guard ring is recommended. The ring should be
driven from a resistive divider from V
OUT
set to 4.4V (the
open-circuit voltage on the NR pin).
Transient Response
The LT1027 has been optimized for transient response.
Settling time is under 2
s when an AC-coupled 10mA load
transient is applied to the output. The LT1027 achieves
fast settling by using a class B NPN/PNP output stage.
When sinking current, the device may oscillate with ca-
pacitive loads greater than 100pF. The LT1027 is stable
with all capacitive loads when at no DC load or when
sourcing current, although for best settling time either no
output bypass capactor or a 4.7
F tantalum unit is recom-
mended. An 0.1
F ceramic output capacitor will
maximize
output ringing and is not recommended.
Kelvin Connections
Although the LT1027 does not have true force-sense
capability, proper hook-up can improve line loss and
ground loop problems significantly. Since the ground pin
of the LT1027 carries only 2mA, it can be used as a low-
side sense line, greatly reducing ground loop problems on
the low side of the reference. The V
OUT
pin should be close
to the load or connected via a heavy trace as the resistance
of this trace directly affects load regulation. It is important
to remember that a 1.22mV drop due to trace resistance is
equivalent to a 1LSB error in a 5V
FS
, 12-bit system.
The circuits in Figures 2 and 3 illustrate proper hook-up to
minimize errors due to ground loops and line losses.
Losses in the output lead can be further reduced by adding
a PNP boost transistor if load current is 5mA or higher. R2
can be added to further reduce current in the output sense
load.
Effect of Reference Drift on System Accuracy
A large portion of the temperature drift error budget in
many systems is the system reference voltage. Figure 1
indicates the maximum temperature coefficient allowable
if the reference is to contribute no more than 0.5LSB error
to the overall system performance. The example shown is
a 12-bit system designed to operate over a temperature
range from 25
C to 65
C. Assuming the system calibra-
tion is performed at 25
C, the temperature span is 40
C.
It can be seen from the graph that the temperature coeffi-
cient of the reference must be no worse than 3ppm/
C if
it is to contribute less than 0.5LSB error. For this reason,
the LT1027 has been optimized for low drift.
Figure 1. Maximum Allowable Reference Drift
Trimming Output Voltage
The LT1027 has an adjustment pin for trimming output
voltage. The impedance of the V
ADJ
pin is about 20k
with
an open-circuit voltage of 2.5V. A
30mV guaranteed trim
range is achievable by tying the V
ADJ
pin to the wiper of a
10k potentiometer connecting between the output and
ground. Trimming output voltage does not affect the TC of
the device.
Noise Reduction
The positive input of the internal scaling amplifier is
brought out as the Noise Reduction (NR) pin. Connecting
a 1
F Mylar capacitor between this pin and ground will
reduce the wideband noise of the LT1027 from 2.0
V
RMS
TEMPERATURE SPAN (
C)
10
0
MAXIMUM TEMPERATURE COEFFICIENT FOR
0.5LSB ERROR (ppm/
C)
30
100
1027 AI01
1.0
10
20
100
90
80
70
60
50
40
8-BIT
10-BIT
12-BIT
14-BIT