ChipFind - документация

Электронный компонент: SY100S336AJCTR

Скачать:  PDF   ZIP
Pin
Function
CP
Clock Pulse Input
CEP
Count Enable Parallel Input (Active LOW)
D
0
/CET
Serial Data Input/Count Enable Trickle
Input (Active LOW)
S
0
-- S
2
Select Inputs
MR
Master Reset Input
V
EES
V
EE
Substrate
V
CCA
V
CCO
for ECL Outputs
P
0
P
3
Preset Inputs
D
3
Serial Data Input
TC
Terminal Count Output
Q
0
-- Q
3
Data Outputs
Q
0
-- Q
3
Complementary Data Outputs
PIN NAMES
SY100S336A
ENHANCED 4-STAGE
COUNTER/SHIFT REGISTER
s
Max. shift frequency of 700MHz
s
Clock to Q delay max. of 1100ps
s
S
n
to TC speed improved by 50%
s
S
n
set-up and hold time reduced by more than 50%
s
I
EE
min. of 170mA
s
Industry standard 100K ECL levels
s
Internal 75K
input pull-down resistors
s
Extended supply voltage option:
V
EE
= 4.2V to 5.5V
s
Voltage and temperature compensation for improved
noise immunity
s
50% faster than Fairchild 300K at lower power
s
Function and pinout compatible with Fairchild F100K
s
Available in 24-pin CERPACK and 28-pin PLCC
packages
FEATURES
DESCRIPTION
The SY100S336A is functionally the same as the
SY100S336, but has S
n
to TC speed and Sn set-up and
hold times significantly improved, allowing for higher clock
frequency when used as a cascaded multi-stage counter.
The SY100S336A functions either as a modulo-16 up/
down counter or as a 4-bit bidirectional shift register and is
designed for use in high-performance ECL systems. Three
Select inputs (Sn) are provided for determining the mode of
operation. The Function Table lists the available modes of
operation. In order to allow cascading for multistage
counters, two Count Enable controls (CEP, CET) are
provided. The CET input also functions as the Serial Data
input (S
0
) for a shift-up operation, while the D
3
input serves
as the Serial Data input for the shift-down operation.
When the device is in the counting mode, the Terminal
Count (TC) goes to a logical LOW when the count reaches
15 for count-up or reaches 0 for count-down. When in the
shift mode, the TC output simply repeats the Q
3
output.
The flexiblity provided by the TC/Q
3
output and the D
0
/
CET input allows these signals to be interconnected from
one stage to the next higher stage for multistage counting
or shift-up operations. The individual Presets (P
n
) allow
initialization of the counter by entering data in parallel to
preset the counter. A logic HIGH on the Master Reset (MR)
overrides all other inputs and asynchronously clears the
flip-flops. An additional synchronous Clear is provided, as
well as a complement function which synchronously inverts
the contents of the flip-flops. All inputs have 75K
pull-
down resistors.
Q
2
Q
2
V
CCA
V
CC
Q
1
V
CC
P
0
V
EE
MR
CP
S
0
V
EES
4
3
2
1
28
27
12
13
14
15
16
17
19
11
20
10
21
9
22
8
23
7
24
6
Top View
PLCC
J28-1
Q
1
S
1
26
18
25
5
P
1
P
2
P
3
V
EES
D
3
Q
3
Q
3
D
0
/CET
V
EES
CEP
TC
S
2
Q
0
Q
0
Rev.: G
Amendment: /0
Issue Date:
July, 1999
S
1
S
0
M
R
V
EE
CP
P
0
P
1
P
2
P
3
D
3
Q
3
Q
3
S
2
D
0
/CET
Q
0
CEP
Q
0
TC
18
17
16
15
14
13
1
2
3
4
5
6
7
24
8
23
9
22
10
21
11
20
12
19
Top View
Flatpack
F24-1
V
CC
V
CCA
Q
1
Q
2
Q
1
Q
2
PIN CONFIGURATIONS
1
2
SY100S336A
Micrel
BLOCK DIAGRAM
S
0
CP
MR
S
1
S
2
R
P0 Q0 Q0
P1 Q1 Q1
P2 Q2 Q2
Q
3
T
T
P3 Q3 Q3
D3
D0/CET
CEP
TC
T
R
T
T C
Q
3
T
T
Q
2
T
Q
1
T
Q
0
T
T
Q
2
Q
1
Q
0
R
T
R
T
R
T
T C
T C
C
T
T
3
SY100S336A
Micrel
Symbol
Parameter
Min.
Typ.
Max.
Unit
Condition
I
IH
Input HIGH Current, All Inputs
--
--
200
A
V
IN
= V
IH
(Max.)
I
EE
Power Supply Current
170
120
60
mA
Inputs Open
TRUTH TABLE
(1)
Inputs
Outputs
MR
S
2
S
1
S
0
CEP
D
0
/CET
D
3
CP
Q
0
Q
1
Q
2
Q
3
TC
Mode
L
L
L
L
X
X
X
u
P
0
P
1
P
2
P
3
L
Preset (Parallel Load)
L
L
L
H
X
X
X
u
Q
0
Q
1
Q
2
Q
3
L
Invert
L
L
H
L
X
X
X
u
Q
1
Q
2
Q
3
D
3
D
3
Shift Left
L
L
H
H
X
X
X
u
D
0
Q
0
Q
1
Q
2
Q
3
*
Shift Right
L
H
L
L
L
L
X
u
(Q
03
) minus 1
x
Count Down
L
H
L
L
H
L
X
X
Q
0
Q
1
Q
2
Q
3
x
Count Down with CEP
Not Active
L
H
L
L
X
H
X
X
Q
0
Q
1
Q
2
Q
3
H
Count Down with CET
Not Active
L
H
L
H
X
X
X
u
L
L
L
L
H
Clear
L
H
H
L
L
L
X
u
(Q
03
) plus 1
Count Up
L
H
H
L
H
L
X
X
Q
0
Q
1
Q
2
Q
3
Count Up with CEP
Not Active
L
H
H
L
X
H
X
X
Q
0
Q
1
Q
2
Q
3
H
Count Up with CET
Not Active
L
H
H
H
X
X
X
X
Q
0
Q
1
Q
2
Q
3
H
Hold
H
L
L
L
X
X
X
X
L
L
L
L
L
Asynchronous Master
H
L
L
H
X
X
X
X
L
L
L
L
L
Reset
H
L
H
L
X
X
X
X
L
L
L
L
L
H
L
H
H
X
X
X
X
L
L
L
L
L
H
H
L
L
X
L
X
X
L
L
L
L
L
H
H
L
L
X
H
X
X
L
L
L
L
H
H
H
L
H
X
X
X
X
L
L
L
L
H
H
H
H
L
X
X
X
X
L
L
L
L
H
H
H
H
H
X
X
X
X
L
L
L
L
H
NOTE:
1. H = High Voltage Level
L = Low Voltage Level
X = Don't Care
u = LOW-to-HIGH Transition
x
= L if Q
0
Q
3
= LLLL
H if Q
0
Q
3
LLLL
= L if Q
0
Q
3
= HHHH
H if Q
0
Q
3
HHHH
* Before the clock, TC is Q
3
; after the clock, TC is Q
2
DC ELECTRICAL CHARACTERISTICS
V
EE
= 4.2V to 5.5V unless otherwise specified, V
CC
= V
CCA
= GND
4
SY100S336A
Micrel
AC ELECTRICAL CHARACTERISTICS
T
A
= 0
C
T
A
= +25
C
T
A
= +85
C
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
Condition
f
shift
Shift Frequency
700
--
700
--
700
--
MHz
t
PLH
Propagation Delay
450
1200
450
1200
450
1200
ps
t
PHL
CP to Q
n
, Q
n
t
PLH
Propagation Delay
600
1900
600
1900
600
1900
ps
t
PHL
CP to TC
t
PLH
Propagation Delay
500
1400
500
1400
500
1400
ps
t
PHL
MR to Q
n
, Q
n
t
PLH
Propagation Delay
600
1900
600
1900
600
1900
ps
t
PHL
MR to TC
t
PLH
Propagation Delay
400
1200
400
1200
400
1200
ps
t
PHL
D
0
/CET to TC
t
PLH
Propagation Delay
400
1500
400
1500
400
1500
ps
t
PHL
S
n
to TC
t
TLH
Transition Time
300
900
300
900
300
900
ps
t
THL
20% to 80%, 80% to 20%
t
S
Set-up Time
ps
D
3
800
--
800
--
800
--
P
n
800
--
800
--
800
--
D
0
/CET to CEP
700
--
700
--
700
--
S
n
1000
--
1000
--
1000
--
MR (Release Time)
900
--
900
--
900
--
t
H
Hold Time
ps
D
3
200
--
200
--
200
--
P
n
200
--
200
--
200
--
D
0
/CET to CEP
200
--
200
--
200
--
S
n
-200
--
-200
--
-200
--
t
pw
(H)
Pulse Width HIGH, CP, MR
--
800
--
800
--
800
ps
CERPACK
V
EE
= 4.2V to 5.5V unless otherwise specified, V
CC
= V
CCA
= GND
5
SY100S336A
Micrel
T
A
= 0
C
T
A
= +25
C
T
A
= +85
C
Symbol
Parameter
Min.
Max.
Min.
Max.
Min.
Max.
Unit
Condition
f
shift
Shift Frequency
700
--
700
--
700
--
MHz
t
PLH
Propagation Delay
450
1100
450
1100
450
1100
ps
t
PHL
CP to Q
n
, Q
n
t
PLH
Propagation Delay
600
1800
600
1800
600
1800
ps
t
PHL
CP to TC
t
PLH
Propagation Delay
500
1300
500
1300
500
1300
ps
t
PHL
MR to Q
n
, Q
n
t
PLH
Propagation Delay
600
1800
600
1800
600
1800
ps
t
PHL
MR to TC
t
PLH
Propagation Delay
400
1100
400
1100
400
1100
ps
t
PHL
D
0
/CET to TC
t
PLH
Propagation Delay
400
1500
400
1500
400
1500
ps
t
PHL
S
n
to TC
t
TLH
Transition Time300
900
300
900
300
900
ps
t
THL
20% to 80%, 80% to 20%
t
S
Set-up Time
ps
D
3
800
--
800
--
800
--
P
n
800
--
800
--
800
--
D
0
/CET to CEP
700
--
700
--
700
--
S
n
1000
--
1000
--
1000
--
MR (Release Time)
900
--
900
--
900
--
t
H
Hold Time
ps
D
3
200
--
200
--
200
--
P
n
200
--
200
--
200
--
D
0
/CET to CEP
200
--
200
--
200
--
S
n
-200
--
-200
--
-200
--
t
pw
(H)
Pulse Width HIGH, CP, MR
--
800
--
800
--
800
ps
AC ELECTRICAL CHARACTERISTICS
PLCC
V
EE
= 4.2V to 5.5V unless otherwise specified, V
CC
= V
CCA
= GND