ChipFind - документация

Электронный компонент: BUK7514-55A

Скачать:  PDF   ZIP

Document Outline

Philips Semiconductors
Product specification
TrenchMOS
transistor
BUK7514-55A
Standard level FET
BUK7614-55A
GENERAL DESCRIPTION
QUICK REFERENCE DATA
N-channel
enhancement
mode
SYMBOL
PARAMETER
MAX.
UNIT
standard level field-effect power
transistor in a plastic envelope
V
DS
Drain-source voltage
55
V
available in TO220AB and SOT404 .
I
D
Drain current (DC)
73
A
Using 'trench' technology which
P
tot
Total power dissipation
149
W
features
very
low
on-state
T
j
Junction temperature
175
C
resistance. It is intended for use in
R
DS(ON)
Drain-source on-state
automotive and general purpose
resistance
V
GS
= 10 V
14
m
switching applications.
PINNING
TO220AB & SOT404
PIN CONFIGURATION
SYMBOL
PIN
DESCRIPTION
1
gate
2
drain
3
source
tab/mb drain
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL
PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
V
DS
Drain-source voltage
-
-
55
V
V
DGR
Drain-gate voltage
R
GS
= 20 k
-
55
V
V
GS
Gate-source voltage
-
-
20
V
I
D
Drain current (DC)
T
mb
= 25 C
-
73
A
I
D
Drain current (DC)
T
mb
= 100 C
-
52
A
I
DM
Drain current (pulse peak value)
T
mb
= 25 C
-
266
A
P
tot
Total power dissipation
T
mb
= 25 C
-
166
W
T
stg
, T
j
Storage & operating temperature
-
- 55
175
C
THERMAL RESISTANCES
SYMBOL
PARAMETER
CONDITIONS
TYP.
MAX.
UNIT
R
th j-mb
Thermal resistance junction to
-
-
0.9
K/W
mounting base
R
th j-a
Thermal resistance junction to
in free air
60
-
K/W
ambient(TO220AB)
R
th j-a
Thermal resistance junction to
Minimum footprint, FR4
50
-
K/W
ambient(SOT404)
board
1 2 3
tab
1
3
mb
2
SOT404
TO220AB
d
g
s
July 2000
1
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
transistor
BUK7514-55A
Standard level FET
BUK7614-55A
STATIC CHARACTERISTICS
T
j
= 25C unless otherwise specified
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
V
(BR)DSS
Drain-source breakdown
V
GS
= 0 V; I
D
= 0.25 mA;
55
-
-
V
voltage
T
j
= -55C
50
-
-
V
V
GS(TO)
Gate threshold voltage
V
DS
= V
GS
; I
D
= 1 mA
2
3
4
V
T
j
= 175C
1
-
-
V
T
j
= -55C
-
-
4.4
V
I
DSS
Zero gate voltage drain current
V
DS
= 55 V; V
GS
= 0 V;
-
0.05
10
A
T
j
= 175C
-
-
500
A
I
GSS
Gate source leakage current
V
GS
=
20 V; V
DS
= 0 V
-
2
100
nA
R
DS(ON)
Drain-source on-state
V
GS
= 10 V; I
D
= 25 A
-
12
14
m
resistance
T
j
= 175C
-
-
28
m
DYNAMIC CHARACTERISTICS
T
mb
= 25C unless otherwise specified
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
C
iss
Input capacitance
V
GS
= 0 V; V
DS
= 25 V; f = 1 MHz
-
1848
2464
pF
C
oss
Output capacitance
-
421
506
pF
C
rss
Feedback capacitance
-
231
317
pF
t
d on
Turn-on delay time
V
DD
= 30 V; R
load
=1.2
;
-
17
26
ns
t
r
Turn-on rise time
V
GS
= 5 V; R
G
= 10
-
79
119
ns
t
d off
Turn-off delay time
-
57
80
ns
t
f
Turn-off fall time
-
51
71
ns
L
d
Internal drain inductance
Measured from drain lead 6 mm
-
4.5
-
nH
from package to centre of die
L
d
Internal drain inductance
Measured from contact screw on
-
3.5
-
nH
tab to centre of die(TO220AB)
L
d
Internal drain inductance
Measured from upper edge of drain
-
2.5
-
nH
tab to centre of die(SOT404)
L
s
Internal source inductance
Measured from source lead to
-
7.5
-
nH
source bond pad
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS
T
j
= 25C unless otherwise specified
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
I
DR
Continuous reverse drain
-
-
73
A
current
I
DRM
Pulsed reverse drain current
-
-
266
A
V
SD
Diode forward voltage
I
F
= 25 A; V
GS
= 0 V
-
0.85
1.2
V
I
F
= 73 A; V
GS
= 0 V
-
1.1
-
V
t
rr
Reverse recovery time
I
F
= 73 A; -dI
F
/dt = 100 A/
s;
-
54
-
ns
Q
rr
Reverse recovery charge
V
GS
= -10 V; V
R
= 30 V
-
0.12
-
C
July 2000
2
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
transistor
BUK7514-55A
Standard level FET
BUK7614-55A
AVALANCHE LIMITING VALUE
SYMBOL
PARAMETER
CONDITIONS
MIN.
TYP.
MAX.
UNIT
W
DSS
1
Drain-source non-repetitive
I
D
= 50 A; V
DD
25 V;
-
-
125
mJ
unclamped inductive turn-off
V
GS
= 5 V; R
GS
= 50
; T
mb
= 25 C
energy
Fig.1. Normalised power dissipation.
PD% = 100
P
D
/P
D 25 C
= f(T
mb
)
Fig.2. Normalised continuous drain current.
ID% = 100
I
D
/I
D 25 C
= f(T
mb
); conditions: V
GS
5 V
Fig.3. Safe operating area. T
mb
= 25 C
I
D
& I
DM
= f(V
DS
); I
DM
single pulse; parameter t
p
Fig.4. Transient thermal impedance.
Z
th j-mb
= f(t); parameter D = t
p
/T
0
20
40
60
80
100
120
140
160
180
Tmb / C
PD%
Normalised Power Derating
120
110
100
90
80
70
60
50
40
30
20
10
0
1
10
100
1
10
100
1000
ID/A
VSD/V
RDS(ON)=VSD/ID
DC
tp=
100ms
10ms
1ms
100us
10us
1us
0
20
40
60
80
100
120
140
160
180
Tmb / C
ID%
Normalised Current Derating
120
110
100
90
80
70
60
50
40
30
20
10
0
0.001
0.01
0.1
1
1E-07
1E-05
1E-03
1E-01
1E+01
t/s
Zth/(K/W)
0
0.02
0.05
0.1
0.2
0.5
1 For maximum permissible repetitive avalanche current see fig.18.
July 2000
3
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
transistor
BUK7514-55A
Standard level FET
BUK7614-55A
Fig.5. Typical output characteristics, T
j
= 25 C.
I
D
= f(V
DS
); parameter V
GS
Fig.6. Typical on-state resistance, T
j
= 25 C.
R
DS(ON)
= f(I
D
); parameter V
GS
Fig.7. Typical on-state resistance, T
j
= 25 C.
R
DS(ON)
= f(V
GS
); conditions: I
D
= 25 A;
Fig.8. Typical transfer characteristics.
I
D
= f(V
GS
) ; conditions: V
DS
= 25 V; parameter T
j
Fig.9. Typical transconductance, T
j
= 25 C.
g
fs
= f(I
D
); conditions: V
DS
= 25 V
Fig.10. Normalised drain-source on-state resistance.
a = R
DS(ON)
/R
DS(ON)25 C
= f(T
j
); I
D
= 25 A; V
GS
= 5 V
0
20
40
60
80
100
120
140
160
180
200
0
2
4
6
8
10
VDS/V
ID/A
6.0
6.5
8.0
8.5
9.0
20.0
10.0
VGS/V =
4.5
7.5
7.0
5.0
9.5
15.0
5.5
0
10
20
30
40
50
60
70
80
90
100
0
2
4
6
8
10
VGS/V
ID/A
Tj/C= 175
o
C
25
o
C
10
12
14
16
18
20
22
24
26
28
30
5
10
15
20
25
30
35
40
45
50
ID/A
6.0
6.5
8.0
7.5
7.0
10.0
5.5
RDS(ON)/mOhm
0
5
10
15
20
25
30
0
20
40
60
80
100
ID/A
gfs/S
5
7
9
11
13
15
17
6
8
10
12
14
16
18
20
VGS/V
RDS(ON) Ohm
-100
0
100
200
0
0.5
1
1.5
2
30V TrenchMOS
Tj / C
a
150
50
-50
July 2000
4
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
transistor
BUK7514-55A
Standard level FET
BUK7614-55A
Fig.11. Gate threshold voltage.
V
GS(TO)
= f(T
j
); conditions: I
D
= 1 mA; V
DS
= V
GS
Fig.12. Sub-threshold drain current.
I
D
= f(V
GS)
; conditions: T
j
= 25 C; V
DS
= V
GS
Fig.13. Typical capacitances, C
iss
, C
oss
, C
rss
.
C = f(V
DS
); conditions: V
GS
= 0 V; f = 1 MHz
Fig.14. Typical turn-on gate-charge characteristics.
V
GS
= f(Q
G
); conditions: I
D
= 50 A; parameter V
DS
[PICTURE]
Fig.15. Typical reverse diode current.
I
F
= f(V
SDS
); conditions: V
GS
= 0 V; parameter T
j
Fig.16. Normalised avalanche energy rating.
W
DSS
% = f(T
mb
); conditions: I
D
= 75 A
BUK759-60
-100
-50
0
50
100
150
200
0
1
2
3
4
5
Tj / C
VGS(TO) / V
max.
typ.
min.
0
1
2
3
4
5
6
7
8
9
10
0
10
20
30
40
50
QG / nC
VGS / V
VDS = 14V
VDS = 44V
0
1
2
3
4
5
1E-06
1E-05
1E-04
1E-03
1E-02
1E-01
Sub-Threshold Conduction
typ
2%
98%
20
40
60
80
100
120
140
160
180
Tmb / C
120
110
100
90
80
70
60
50
40
30
20
10
0
WDSS%
0
1
1
2
2
3
3
4
0.01
0.1
1
10
100
VDS/V
Ciss
Coss
Crss
Capacitance / nF
July 2000
5
Rev 1.000