ChipFind - документация

Электронный компонент: PHP14NQ20T

Скачать:  PDF   ZIP

Document Outline

Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
FEATURES
SYMBOL
QUICK REFERENCE DATA
'Trench' technology
Low on-state resistance
V
DSS
= 200 V
Fast switching
High thermal cycling performance
I
D
= 14 A
Low thermal resistance
R
DS(ON)
230 m
GENERAL DESCRIPTION
N-channel enhancement mode field-effect power transistor in a plastic envelope using 'trench' technology. The device
has very low on-state resistance. It is intended for use in dc to dc converters and general purpose switching applications.
The PHP14NQ20T is supplied in the SOT78 (TO220AB) conventional leaded package.
The PHB14NQ20T is supplied in the SOT404 (D
2
PAK) surface mounting package.
PINNING
SOT78 (TO220AB)
SOT404 (D
2
PAK)
PIN
DESCRIPTION
1
gate
2
drain
1
3
source
tab
drain
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
V
DSS
Drain-source voltage
T
j
= 25 C to 175C
-
200
V
V
DGR
Drain-gate voltage
T
j
= 25 C to 175C; R
GS
= 20 k
-
200
V
V
GS
Gate-source voltage
-
20
V
I
D
Continuous drain current
T
mb
= 25 C; V
GS
= 10 V
-
14
A
T
mb
= 100 C; V
GS
= 10 V
-
10
A
I
DM
Pulsed drain current
T
mb
= 25 C
-
56
A
P
D
Total power dissipation
T
mb
= 25 C
-
125
W
T
j
, T
stg
Operating junction and
- 55
175
C
storage temperature
d
g
s
1
3
tab
2
1 2 3
tab
1 It is not possible to make connection to pin:2 of the SOT404 package
October 1999
1
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
AVALANCHE ENERGY LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER
CONDITIONS
MIN.
MAX.
UNIT
E
AS
Non-repetitive avalanche
Unclamped inductive load, I
AS
= 14 A;
-
70
mJ
energy
t
p
= 20
s; T
j
prior to avalanche = 25C;
V
DD
25 V; R
GS
= 50
; V
GS
= 10 V
I
AS
Peak non-repetitive
-
14
A
avalanche current
THERMAL RESISTANCES
SYMBOL PARAMETER
CONDITIONS
MIN.
TYP. MAX. UNIT
R
th j-mb
Thermal resistance junction
-
-
1.2
K/W
to mounting base
R
th j-a
Thermal resistance junction
SOT78 package, in free air
-
60
-
K/W
to ambient
SOT404 package, pcb mounted, minimum
-
50
-
K/W
footprint
ELECTRICAL CHARACTERISTICS
T
j
= 25C unless otherwise specified
SYMBOL PARAMETER
CONDITIONS
MIN.
TYP. MAX. UNIT
V
(BR)DSS
Drain-source breakdown
V
GS
= 0 V; I
D
= 0.25 mA;
200
-
-
V
voltage
T
j
= -55C
178
-
-
V
V
GS(TO)
Gate threshold voltage
V
DS
= V
GS
; I
D
= 1 mA
2
3
4
V
T
j
= 175C
1
-
-
V
T
j
= -55C
-
-
6
V
R
DS(ON)
Drain-source on-state
V
GS
= 10 V; I
D
= 7 A
-
150
230
m
resistance
V
GS
= 10 V; I
D
= 7 A; T
j
= 175C
-
-
633
m
g
fs
Forward transconductance
V
DS
= 25 V; I
D
= 7 A
6
12.1
-
S
I
GSS
Gate source leakage current V
GS
=
10 V; V
DS
= 0 V
-
10
100
nA
I
DSS
Zero gate voltage drain
V
DS
= 200 V; V
GS
= 0 V;
-
0.05
10
A
current
T
j
= 175C
-
-
500
A
Q
g(tot)
Total gate charge
I
D
= 14 A; V
DD
= 160 V; V
GS
= 10 V
-
38
-
nC
Q
gs
Gate-source charge
-
4
-
nC
Q
gd
Gate-drain (Miller) charge
-
13.3
-
nC
t
d on
Turn-on delay time
V
DD
= 30 V; I
D
= 3 A;
-
25
-
ns
t
r
Turn-on rise time
V
GS
= 10 V; R
GS
= 50
-
40
-
ns
t
d off
Turn-off delay time
R
gen
= 50
-
83
-
ns
t
f
Turn-off fall time
-
31
-
ns
L
d
Internal drain inductance
Measured tab to centre of die
-
3.5
-
nH
L
d
Internal drain inductance
Measured from drain lead to centre of die
-
4.5
-
nH
(SOT78 package only)
L
s
Internal source inductance
Measured from source lead to source
-
7.5
-
nH
bond pad
C
iss
Input capacitance
V
GS
= 0 V; V
DS
= 25 V; f = 1 MHz
-
1500
-
pF
C
oss
Output capacitance
-
128
-
pF
C
rss
Feedback capacitance
-
60
-
pF
October 1999
2
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS
T
j
= 25C unless otherwise specified
SYMBOL PARAMETER
CONDITIONS
MIN.
TYP. MAX. UNIT
I
S
Continuous source current
-
-
14
A
(body diode)
I
SM
Pulsed source current (body
-
-
56
A
diode)
V
SD
Diode forward voltage
I
F
= 14 A; V
GS
= 0 V
-
1.0
1.5
V
t
rr
Reverse recovery time
I
F
= 14 A; -dI
F
/dt = 100 A/
s;
-
135
-
ns
Q
rr
Reverse recovery charge
V
GS
= 0 V; V
R
= 30 V
-
690
-
nC
October 1999
3
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
Fig.1. Normalised power dissipation.
PD% = 100
P
D
/P
D 25 C
= f(T
mb
)
Fig.2. Normalised continuous drain current.
ID% = 100
I
D
/I
D 25 C
= f(T
mb
); conditions: V
GS
10 V
Fig.3. Safe operating area. T
mb
= 25 C
I
D
& I
DM
= f(V
DS
); I
DM
single pulse; parameter t
p
Fig.4. Transient thermal impedance.
Z
th j-mb
= f(t); parameter D = t
p
/T
Fig.5. Typical output characteristics, T
j
= 25 C.
I
D
= f(V
DS
); parameter V
GS
Fig.6. Typical on-state resistance, T
j
= 25 C.
R
DS(ON)
= f(I
D
); parameter V
GS
0
20
40
60
80
100
120
140
160
180
Tmb / C
PD%
Normalised Power Derating
120
110
100
90
80
70
60
50
40
30
20
10
0
0.01
0.1
1
10
1E-06
1E-05
1E-04
1E-03
1E-02
1E-01
1E+00
1E+01
Pulse width, tp (s)
Transient thermal impedance, Zth j-a (K/W)
single pulse
D = 0.5
0.2
0.1
0.05
0.02
0
20
40
60
80
100
120
140
160
180
Tmb / C
ID%
Normalised Current Derating
120
110
100
90
80
70
60
50
40
30
20
10
0
0
5
10
15
20
25
30
0
1
2
3
4
5
6
7
8
9
10
Drain-Source Voltage, VDS (V)
Drain Current, ID (A)
VGS=4.5
5 V
5.5
6 V
10V
6.5V
15V
0.1
1
10
100
1000
1
10
100
1000
Drain-Source Voltage, VDS (V)
Peak Pulsed Drain Current, IDM (A)
D.C.
100 ms
10 ms
RDS(on) = VDS/ ID
1 ms
tp = 1 us
100us
10us
0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
0.8
0
10
20
Drain Current, ID (A)
Drain-Source On Resistance, RDS(on) (Ohms)
VGS =20 V
5.5V
6.5V
6V
5V
4.5V
10V
October 1999
4
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
Fig.7. Typical transfer characteristics.
I
D
= f(V
GS
) ; conditions: V
DS
= 25 V; parameter T
j
Fig.8. Typical transconductance, T
j
= 25 C.
g
fs
= f(I
D
); conditions: V
DS
= 25 V
Fig.9. Normalised drain-source on-state resistance.
a = R
DS(ON)
/R
DS(ON)25 C
= f(T
j
); I
D
= 7 A; V
GS
= 10 V
Fig.10. Gate threshold voltage.
V
GS(TO)
= f(T
j
); conditions: I
D
= 1 mA; V
DS
= V
GS
Fig.11. Sub-threshold drain current.
I
D
= f(V
GS)
; conditions: T
j
= 25 C; V
DS
= V
GS
Fig.12. Typical capacitances, C
iss
, C
oss
, C
rss
.
C = f(V
DS
); conditions: V
GS
= 0 V; f = 1 MHz
0
4
8
12
16
20
24
28
0
2
4
6
8
10
Gate-source voltage, VGS (V)
Drain current, ID (A)
Tj = 25 C
175 C
BUK759-60
-100
-50
0
50
100
150
200
0
1
2
3
4
5
Tj / C
VGS(TO) / V
max.
typ.
min.
0
5
10
15
20
0
4
8
12
16
20
24
28
ID / (A)
Transconductance, gfs (S)
0
1
2
3
4
5
1E-06
1E-05
1E-04
1E-03
1E-02
1E-01
Sub-Threshold Conduction
typ
2%
98%
0.5
1
1.5
2
2.5
3
-100
-50
0
50
100
150
200
Tmb / degC
a
Rds(on) normalised to 25degC
10
100
1000
10000
0
10
20
30
40
Drain-Source Voltage, VDS (V)
Capacitances, Ciss, Coss, Crss (pF)
Ciss
Coss
Crss
October 1999
5
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
Fig.13. Typical turn-on gate-charge characteristics.
V
GS
= f(Q
G
); conditions: I
D
= 14 A; parameter V
DS
Fig.14. Typical reverse diode current.
I
F
= f(V
SDS
); conditions: V
GS
= 0 V; parameter T
j
Fig.15. Maximum permissible non-repetitive
avalanche current (I
AS
) versus.avalanche time (t
AV
);
unclamped inductive load
0
2
4
6
8
10
12
14
0
10
20
30
40
Gate charge, QG (nC)
Gate-source voltage, VGS (V)
VDD = 160 V
VDD = 40 V
0.1
1
10
100
0.001
0.01
0.1
1
10
Avalanche time, t
AV
(ms)
Maximum Avalanche Current, I
AS
(A)
Tj prior to avalanche = 150 C
25 C
0
10
20
30
0.0
0.2
0.4
0.6
0.8
1.0
1.2
1.4
Source-Drain Voltage, VSDS (V)
Source-Drain Diode Current, IF (A)
Tj = 25 C
175 C
VGS = 0 V
October 1999
6
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
MECHANICAL DATA
Fig.16. SOT78 (TO220AB); pin 2 connected to mounting base (Net mass:2g)
Notes
1. This product is supplied in anti-static packaging. The gate-source input must be protected against static
discharge during transport or handling.
2. Refer to mounting instructions for SOT78 (TO220AB) package.
3. Epoxy meets UL94 V0 at 1/8".
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC
JEDEC
EIAJ
SOT78
TO-220
D
D1
q
P
L
1
2
3
L2
(1)
b1
e
e
b
0
5
10 mm
scale
Plastic single-ended package; heatsink mounted; 1 mounting hole; 3-lead TO-220
SOT78
DIMENSIONS (mm are the original dimensions)
A
E
A1
c
Note
1. Terminals in this zone are not tinned.
Q
L1
UNIT
A1
b1
D1
e
P
mm
2.54
q
Q
A
b
D
c
L2
(1)
max.
3.0
3.8
3.6
15.0
13.5
3.30
2.79
3.0
2.7
2.6
2.2
0.7
0.4
15.8
15.2
0.9
0.7
1.3
1.0
4.5
4.1
1.39
1.27
6.4
5.9
10.3
9.7
L1
E
L
97-06-11
October 1999
7
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
MECHANICAL DATA
Fig.17. SOT404 surface mounting package. Centre pin connected to mounting base.
Notes
1. This product is supplied in anti-static packaging. The gate-source input must be protected against static
discharge during transport or handling.
2. Refer to SMD Footprint Design and Soldering Guidelines, Data Handbook SC18.
3. Epoxy meets UL94 V0 at 1/8".
UNIT
A
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC
JEDEC
EIAJ
mm
A1
D1
D
max.
E
e
Lp
HD
Q
c
2.54
2.60
2.20
15.40
14.80
2.90
2.10
11
1.60
1.20
10.30
9.70
4.50
4.10
1.40
1.27
0.85
0.60
0.64
0.46
b
DIMENSIONS (mm are the original dimensions)
SOT404
0
2.5
5 mm
scale
Plastic single-ended surface mounted package (Philips version of D
2
-PAK); 3 leads
(one lead cropped)
SOT404
e
e
E
b
D1
HD
D
Q
Lp
c
A1
A
1
3
2
mounting
base
98-12-14
99-06-25
October 1999
8
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
MOUNTING INSTRUCTIONS
Dimensions in mm
Fig.18. SOT404 : soldering pattern for surface mounting.
17.5
11.5
9.0
5.08
3.8
2.0
October 1999
9
Rev 1.000
Philips Semiconductors
Product specification
TrenchMOS
TM
transistor
PHP14NQ20T, PHB14NQ20T
DEFINITIONS
Data sheet status
Objective specification
This data sheet contains target or goal specifications for product development.
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.
Product specification
This data sheet contains final product specifications.
Limiting values
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and
operation of the device at these or at any other conditions above those given in the Characteristics sections of
this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
Philips Electronics N.V. 1999
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the
copyright owner.
The information presented in this document does not form part of any quotation or contract, it is believed to be
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under patent or other
industrial or intellectual property rights.
LIFE SUPPORT APPLICATIONS
These products are not designed for use in life support appliances, devices or systems where malfunction of these
products can be reasonably expected to result in personal injury. Philips customers using or selling these products
for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting
from such improper use or sale.
October 1999
10
Rev 1.000