ChipFind - документация

Электронный компонент: M74HC273RM13TR

Скачать:  PDF   ZIP
1/11
July 2001
s
HIGH SPEED :
f
MAX
= 66 MHz (TYP.) at V
CC
= 6V
s
LOW POWER DISSIPATION:
I
CC
=4
A(MAX.) at T
A
=25C
s
HIGH NOISE IMMUNITY:
V
NIH
= V
NIL
= 28 % V
CC
(MIN.)
s
SYMMETRICAL OUTPUT IMPEDANCE:
|I
OH
| = I
OL
= 4mA (MIN)
s
BALANCED PROPAGATION DELAYS:
t
PLH
t
PHL
s
WIDE OPERATING VOLTAGE RANGE:
V
CC
(OPR) = 2V to 6V
s
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 273
DESCRIPTION
The M74HC273 is an high speed CMOS OCTAL
D TYPE FLIP FLOP WITH CLEAR fabricated with
silicon gate C
2
MOS technology.
Information signals applied to D inputs are
transferred to the Q outputs on the positive-going
edge of the clock pulse.
When the CLEAR input is held low, the Q output
are in the low logic level independent of the other
inputs.
All inputs are equipped with protection circuits
against static discharge and transient excess
voltage.
M74HC273
OCTAL D TYPE FLIP FLOP WITH CLEAR
PIN CONNECTION AND IEC LOGIC SYMBOLS
ORDER CODES
PACKAGE
TUBE
T & R
DIP
M74HC273B1R
SOP
M74HC273M1R
M74HC273RM13TR
TSSOP
M74HC273TTR
TSSOP
DIP
SOP
M74HC273
2/11
INPUT AND OUTPUT EQUIVALENT CIRCUIT
PIN DESCRIPTION
TRUTH TABLE
X : Don't Care
LOGIC DIAGRAM
This logic diagram has not be used to estimate propagation delays
PIN No
SYMBOL
NAME AND FUNCTION
1
CLEAR
Master Reset Input
(Active LOW)
2, 5, 6, 9, 12,
15, 16, 19
Q0 to Q7
Flip Flop Outputs
3, 4, 7, 8, 13,
14, 17, 18
D0 to D7
Data Inputs
11
CLOCK
Clock Input (LOW to
HIGH, Edge Triggered)
10
GND
Ground (0V)
20
Vcc
Positive Supply Voltage
INPUTS
OUTPUTS
FUNCTION
CLEAR
CLOCK
D
Q
L
X
X
L
CLEAR
H
L
L
H
H
H
H
X
Qn
NO CHANGE
M74HC273
3/11
ABSOLUTE MAXIMUM RATINGS
Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is
not implied
(*) 500mW at 65
C; derate to 300mW by 10mW/
C from 65
C to 85
C
RECOMMENDED OPERATING CONDITIONS
Symbol
Parameter
Value
Unit
V
CC
Supply Voltage
-0.5 to +7
V
V
I
DC Input Voltage
-0.5 to V
CC
+ 0.5
V
V
O
DC Output Voltage
-0.5 to V
CC
+ 0.5
V
I
IK
DC Input Diode Current
20
mA
I
OK
DC Output Diode Current
20
mA
I
O
DC Output Current
25
mA
I
CC
or I
GND
DC V
CC
or Ground Current
50
mA
P
D
Power Dissipation
500(*)
mW
T
stg
Storage Temperature
-65 to +150
C
T
L
Lead Temperature (10 sec)
300
C
Symbol
Parameter
Value
Unit
V
CC
Supply Voltage
2 to 6
V
V
I
Input Voltage
0 to V
CC
V
V
O
Output Voltage
0 to V
CC
V
T
op
Operating Temperature
-55 to 125
C
t
r
, t
f
Input Rise and Fall Time
V
CC
= 2.0V
0 to 1000
ns
V
CC
= 4.5V
0 to 500
ns
V
CC
= 6.0V
0 to 400
ns
M74HC273
4/11
DC SPECIFICATIONS
Symbol
Parameter
Test Conditions
Value
Unit
V
CC
(V)
T
A
= 25C
-40 to 85C
-55 to 125C
Min.
Typ.
Max.
Min.
Max.
Min.
Max.
V
IH
High Level Input
Voltage
2.0
1.5
1.5
1.5
V
4.5
3.15
3.15
3.15
6.0
4.2
4.2
4.2
V
IL
Low Level Input
Voltage
2.0
0.5
0.5
0.5
V
4.5
1.35
1.35
1.35
6.0
1.8
1.8
1.8
V
OH
High Level Output
Voltage
2.0
I
O
=-20
A
1.9
2.0
1.9
1.9
V
4.5
I
O
=-20
A
4.4
4.5
4.4
4.4
6.0
I
O
=-20
A
5.9
6.0
5.9
5.9
4.5
I
O
=-4.0 mA
4.18
4.31
4.13
4.10
6.0
I
O
=-5.2 mA
5.68
5.8
5.63
5.60
V
OL
Low Level Output
Voltage
2.0
I
O
=20
A
0.0
0.1
0.1
0.1
V
4.5
I
O
=20
A
0.0
0.1
0.1
0.1
6.0
I
O
=20
A
0.0
0.1
0.1
0.1
4.5
I
O
=4.0 mA
0.17
0.26
0.33
0.40
6.0
I
O
=5.2 mA
0.18
0.26
0.33
0.40
I
I
Input Leakage
Current
6.0
V
I
= V
CC
or GND
0.1
1
1
A
I
CC
Quiescent Supply
Current
6.0
V
I
= V
CC
or GND
4
40
80
A
M74HC273
5/11
AC ELECTRICAL CHARACTERISTICS (C
L
= 50 pF, Input t
r
= t
f
= 6ns)
CAPACITIVE CHARACTERISTICS
1) C
PD
is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without
load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. I
CC(opr)
= C
PD
x V
CC
x f
IN
+ I
CC
/8 (per FLIP
FLOP), and the total CPD when n pcs of FLIP FLOP operate can be gained by the following equations: CPD (total) = 32 + 11 x n
Symbol
Parameter
Test Conditions
Value
Unit
V
CC
(V)
T
A
= 25C
-40 to 85C
-55 to 125C
Min.
Typ.
Max.
Min.
Max.
Min.
Max.
t
TLH
t
THL
Output Transition
Time
2.0
25
75
95
110
ns
4.5
7
15
19
22
6.0
6
13
16
19
t
PLH
t
PHL
Propagation Delay
Time
(CLOCK - Q)
2.0
54
145
180
220
ns
4.5
18
29
36
44
6.0
15
25
31
37
t
PHL
Propagation Delay
Time
(CLEAR - Q)
2.0
60
160
200
240
ns
4.5
20
32
40
48
6.0
17
27
34
41
f
MAX
Maximum Clock
Frequency
2.0
6
18
4.8
4
MHz
4.5
30
56
24
20
6.0
35
66
28
24
t
W(H)
t
W(L)
Minimum Pulse
Width (CLOCK)
2.0
28
75
95
110
ns
4.5
7
15
19
22
6.0
6
13
16
19
t
W(L)
Minimum Pulse
Width (CLEAR)
2.0
28
75
95
110
ns
4.5
7
15
19
22
6.0
6
13
16
19
t
s
Minimum Set-up
Time
2.0
20
75
95
110
ns
4.5
4
15
19
22
6.0
3
13
16
19
t
h
Minimum Hold
Time
2.0
0
0
0
ns
4.5
0
0
0
6.0
0
0
0
t
REM
Minimum Removal
Time (CLEAR)
2.0
16
50
65
75
ns
4.5
4
10
13
15
6.0
3
9
11
13
Symbol
Parameter
Test Condition
Value
Unit
V
CC
(V)
T
A
= 25C
-40 to 85C
-55 to 125C
Min.
Typ.
Max.
Min.
Max.
Min.
Max.
C
IN
Input Capacitance
5.0
5
10
10
10
pF
C
PD
Power Dissipation
Capacitance (note
1)
5.0
43
pF